Technical Document
Specifications
Brand
Texas InstrumentsLogic Family
LVC
Product Type
Flip Flop IC
Input Type
Single Ended
Output Type
Differential
Polarity
Non-Inverting, Inverting
Mount Type
Surface Mount
Minimum Supply Voltage
1.65V
Package Type
SOIC
Maximum Supply Voltage
3.6V
Pin Count
16
Minimum Operating Temperature
-40°C
Trigger Type
Negative Edge
Flip-Flop Type
JK Type
Number of Elements per Chip
2
Maximum Operating Temperature
85°C
Width
3.91 mm
Height
1.58mm
Length
9.9mm
Series
74LVC
Product details
74LVC Family Flip-Flops & Latches, Texas Instruments
Texas Instruments range of Flip-Flops and Latches from the 74LVC Family of Low-voltage CMOS Logic ICs. The 74LVC Family use silicon gate CMOS technology and is designed to operate at 3.3V, allowing a significant reduction in power consumption when compared to 5V systems.
Operating Voltage: 1.65 to 3.6V
5V tolerant inputs
Compatibility: Input LVTTL/TTL, Output LVCMOS
Latch-up performance exceeds 250 mA per JESD 17
ESD protection exceeds JESD 22
74LVC Family
Stock information temporarily unavailable.
€ 17.36
€ 0.434 Each (In a Tube of 40) (Exc. Vat)
€ 21.53
€ 0.538 Each (In a Tube of 40) (inc. VAT)
40
€ 17.36
€ 0.434 Each (In a Tube of 40) (Exc. Vat)
€ 21.53
€ 0.538 Each (In a Tube of 40) (inc. VAT)
Stock information temporarily unavailable.
40
Technical Document
Specifications
Brand
Texas InstrumentsLogic Family
LVC
Product Type
Flip Flop IC
Input Type
Single Ended
Output Type
Differential
Polarity
Non-Inverting, Inverting
Mount Type
Surface Mount
Minimum Supply Voltage
1.65V
Package Type
SOIC
Maximum Supply Voltage
3.6V
Pin Count
16
Minimum Operating Temperature
-40°C
Trigger Type
Negative Edge
Flip-Flop Type
JK Type
Number of Elements per Chip
2
Maximum Operating Temperature
85°C
Width
3.91 mm
Height
1.58mm
Length
9.9mm
Series
74LVC
Product details
74LVC Family Flip-Flops & Latches, Texas Instruments
Texas Instruments range of Flip-Flops and Latches from the 74LVC Family of Low-voltage CMOS Logic ICs. The 74LVC Family use silicon gate CMOS technology and is designed to operate at 3.3V, allowing a significant reduction in power consumption when compared to 5V systems.
Operating Voltage: 1.65 to 3.6V
5V tolerant inputs
Compatibility: Input LVTTL/TTL, Output LVCMOS
Latch-up performance exceeds 250 mA per JESD 17
ESD protection exceeds JESD 22


